首页> 外文会议>European Design and Test Conference, 1996. EDTC 96. Proceedings >Resynthesis of combinational circuits for path count reduction and for path delay fault testability
【24h】

Resynthesis of combinational circuits for path count reduction and for path delay fault testability

机译:重新合成组合电路,以减少路径计数并提高路径延迟故障的可测试性

获取原文

摘要

The path delay fault model is the most suitable model for detecting distributed manufacturing defects that can cause delay faults. However, the number of paths in a modern design can be extremely large and the path delay testability of many practical designs could be very low. In this paper we show how to resynthesize a combinational circuit in order to reduce the total number of paths. Our results show that it is possible to obtain circuits with a significant reduction in the number of paths while not increasing area and/or delay of the longest sensitizable path in the circuit. Research on path delay testing shows that in many circuits a large portion of paths does not have a test that can guarantee detection of a delay fault. The path delay testability of a circuit would increase if the number of such paths is reduced. We show that addition of a small number of test points can help reducing the number of such paths in the given design.
机译:路径延迟故障模型是最适合检测可能导致延迟故障的分布式制造缺陷的模型。但是,现代设计中的路径数量可能非常大,许多实际设计的路径延迟可测试性可能非常低。在本文中,我们展示了如何重新合成组合电路以减少路径总数。我们的结果表明,可以获得电路路径数量显着减少而又不增加电路中最长的可感测路径的面积和/或延迟的电路。对路径延迟测试的研究表明,在许多电路中,大部分路径都没有能够保证检测到延迟故障的测试。如果减少此类路径的数量,电路的路径延迟可测试性将会提高。我们表明,添加少量测试点可以帮助减少给定设计中此类路径的数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号