首页> 外文会议>Design-Process-Technology Co-optimization for Manufacturability X >Methodology for analyzing and quantifying design style changes and complexity using topological patterns
【24h】

Methodology for analyzing and quantifying design style changes and complexity using topological patterns

机译:使用拓扑模式分析和量化设计样式更改和复杂性的方法

获取原文
获取原文并翻译 | 示例

摘要

In order to maximize yield, IC design companies spend a lot of effort to analyze what types of design styles are needed and used in their layouts (standard cells, macros, routing layers, and so forth). This paper introduces a novel methodology for full chip high performance topological pattern analysis and the applications of this methodology towards analyzing design styles in order to quantify and measure design changes and the degree of layout regularization. This new approach allows engineers to perform a full profiling across all patterns that exist in design and without needing to explicitly specify what patterns to analyze.
机译:为了使产量最大化,IC设计公司花费大量精力来分析需要哪些类型的设计样式并将其用于其布局(标准单元,宏,布线层等)。本文介绍了一种用于全芯片高性能拓扑模式分析的新颖方法,并将该方法应用于分析设计样式,以便量化和衡量设计变更和布局正则化程度。这种新方法使工程师可以对设计中存在的所有模式进行完整的性能分析,而无需明确指定要分析的模式。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号