首页> 外文会议>Design, Automation Test in Europe Conference Exhibition;DATE 2013 >A fast and accurate methodology for power estimation and reduction of programmable architectures
【24h】

A fast and accurate methodology for power estimation and reduction of programmable architectures

机译:一种快速,准确的方法,用于功耗估算和简化可编程架构

获取原文
获取原文并翻译 | 示例

摘要

We present a power optimization methodology that provides a fast and accurate power model for programmable architectures. The approach is based on a new tool that estimates power consumption from a register transfer level (RTL) module description, activity files and technology library. It efficiently provides an instruction-level accurate power model and allows design space exploration for the register file. We demonstrate a 19% improvement for a standard RISC processor.
机译:我们提出了一种电源优化方法,该方法可为可编程架构提供快速而准确的电源模型。该方法基于一种新工具,该工具可根据寄存器传输级别(RTL)模块描述,活动文件和技术库来估算功耗。它有效地提供了指令级的精确功耗模型,并允许探索寄存器文件的设计空间。我们证明标准RISC处理器可提高19%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号