首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Modeling instruction cache and instruction buffer for performance estimation of VLIW architectures using native simulation
【24h】

Modeling instruction cache and instruction buffer for performance estimation of VLIW architectures using native simulation

机译:使用本机仿真为VLIW架构的性能评估建模指令缓存和指令缓冲区

获取原文

摘要

In this work, we propose an icache performance estimation approach that focuses on a component necessary to handle the instruction parallelism in a very long instruction word (VLIW) processor: the instruction buffer (IB). Our annotation approach is founded on an intermediate level native-simulation framework. It is evaluated with reference to a cycle accurate instruction set simulator leading to an average cycle count error of 9.3% and an average speedup of 10.
机译:在这项工作中,我们提出了一种icache性能评估方法,该方法着重于在超长指令字(VLIW)处理器中处理指令并行性所需的组件:指令缓冲区(IB)。我们的注释方法基于中间级别的本机模拟框架。它是根据周期精确指令集模拟器进行评估的,导致平均周期计数误差为9.3%,平均加速率为10。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号