首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >A power gating switch box architecture in routing network of SRAM-based FPGAs in dark silicon era
【24h】

A power gating switch box architecture in routing network of SRAM-based FPGAs in dark silicon era

机译:黑暗硅时代基于SRAM的FPGA路由网络中的电源门控开关盒架构

获取原文

摘要

Continuous down scaling of CMOS technology in recent years has resulted in exponential increase in static power consumption which acts as a power wall for further transistor integration. One promising approach to throttle the substantial static power of Field-Programmable Gate Array (FPGAs) is to power off unused routing resources such as switch boxes, known as dark silicon. In this paper, we present a Power gating Switch Box Architecture (PESA) for routing network of SRAM-based FPGAs to overcome the obstacle for further device integration. In the proposed architecture, by exploring various patterns of used multiplexers in switch boxes, we employ a configurable controller to turn off unused resources in the routing network. Our study shows that due to the significant percentage of unused switches in the routing network, PESA is able to considerably improve power efficiency in SRAM-based FPGAs. Experimental results carried out on different benchmarks using VPR toolset show that PESA decreases power consumption of the routing network up to 75% as compared to the conventional architectures while preserving the performance intact.
机译:近年来,CMOS技术的不断缩小规模导致静态功耗的指数级增长,这成为进一步晶体管集成的动力壁。限制现场可编程门阵列(FPGA)大量静态功率的一种有前途的方法是关闭未使用的路由资源,例如开关盒,即所谓的深色硅。在本文中,我们提出了一种用于基于SRAM的FPGA路由网络的电源门控开关盒架构(PESA),以克服进一步集成器件的障碍。在提出的体系结构中,通过探索开关盒中使用的多路复用器的各种模式,我们采用了可配置的控制器来关闭路由网络中未使用的资源。我们的研究表明,由于路由网络中大量未使用的交换机,PESA能够显着提高基于SRAM的FPGA的电源效率。使用VPR工具集在不同基准上进行的实验结果表明,与传统架构相比,PESA将路由网络的功耗降低了多达75%,同时保持了完整的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号