首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Low Power Placement and Routing for the Coarse-Grained Power Gating FPGA Architecture
【24h】

Low Power Placement and Routing for the Coarse-Grained Power Gating FPGA Architecture

机译:粗粒度电源门控FPGA架构的低功耗布局和布线

获取原文
获取原文并翻译 | 示例
       

摘要

Since the power consumption of FPGA is larger than that of ASIC under the condition to perform the same function using the same scaling, the application of FPGA is limited especially in portable electronic devices. In this paper, we propose a novel low-power FPGA architecture based on coarse-grained power gating to reduce power consumption. The new placement algorithm and routing resource graph for sleep regions is also presented. After enhancing the CAD framework, a detailed discussion is given under different region size supported by the new FPGA architecture. As a result, our proposed FPGA architecture combined with the new placement and routing algorithm can reduce 19.4% in the total power consumption compared with the traditional FPGA. By using our proposed method, FPGA is promising to be widely applied to portable devices.
机译:由于在相同缩放比例下执行相同功能的条件下,FPGA的功耗大于ASIC的功耗,因此FPGA的应用受到限制,尤其是在便携式电子设备中。在本文中,我们提出了一种基于粗粒度功率门控的新型低功耗FPGA架构,以降低功耗。提出了新的睡眠区域布局算法和路由资源图。增强了CAD框架后,将在新FPGA架构支持的不同区域大小下进行详细讨论。因此,与传统的FPGA相比,我们提出的FPGA架构与新的布局和布线算法相结合可减少总功耗19.4%。通过使用我们提出的方法,FPGA有望被广泛应用于便携式设备。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号