【24h】

Across-wafer CD Uniformity Enhancement through Control of Multi-zone PEB Profiles

机译:通过控制多区域PEB轮廓增强晶片间CD的均匀性

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a novel approach to improving across-wafer CD uniformity through the litho-etch sequence. Our approach is to compensate for systematic CD perturbations by employing all available control authority though the litho-etch process sequence. In particular, we find that the most effective control input for regulating spatial variations in CD is found in the post exposure bake (PEB) process step. More precisely, we construct offset models that relate the PEB temperature profiles of multi-zone bake plates to their zone offsets using wireless, in-situ temperature sensors from OnWafer Technologies. A second model relating across-wafer CD to PEB bake plate zone offsets is then identified from CD data measured by CD-SEM. The CD-to-offset model and the temperature-to-offset model are used with knowledge of the resist sensitivity to determine optimal bake plate zone offsets which minimize post-etch CD variation. This is done using constrained quadratic optimization techniques. Partial experimental work and simulation results show the promise of our approach. We demonstrate through simulation that across-wafer CD variation can be significantly reduced for 150nm technology node and beyond.
机译:本文介绍了一种通过光刻工艺改善晶圆间CD均匀性的新方法。我们的方法是通过光刻工艺顺序,通过利用所有可用的控制权限来补偿系统的CD扰动。特别是,我们发现在曝光后烘烤(PEB)处理步骤中找到了用于调节CD空间变化的最有效控制输入。更准确地说,我们使用OnWafer Technologies的无线原位温度传感器构建了偏移模型,该模型将多区域烘烤板的PEB温度曲线与其区域偏移相关联。然后从通过CD-SEM测量的CD数据中识别出将整个晶圆CD与PEB烘烤板区域偏移相关的第二种模型。使用CD偏移量模型和温度偏移量模型并了解抗蚀剂的敏感性,以确定最佳的烘烤板区域偏移量,以最大程度地减少蚀刻后CD的变化。这是使用约束二次优化技术完成的。部分实验工作和仿真结果表明了我们方法的前景。我们通过仿真证明,对于150nm及以后的工艺节点,跨晶圆CD差异可以显着降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号