首页> 外文会议>Conference on Applications of Digital Image Processing XXV, Jul 8-10, 2002, Seattle, Washington, USA >Study of Thread Level Parallelism in a Video Encoding Application for Chip Multiprocessor Design
【24h】

Study of Thread Level Parallelism in a Video Encoding Application for Chip Multiprocessor Design

机译:芯片多处理器设计中视频编码应用中线程级并行性的研究

获取原文
获取原文并翻译 | 示例

摘要

In media applications there is a high level of available thread level parallelism (TLP). In this paper we study the intra TLP in a video encoder. We show that a well-distributed highly optimized encoder running on a symmetric multiprocessor (SMP) system can run 3.2 faster on a 4-way SMP machine than on a single processor. The multithreaded encoder running on an SMP system is then used to understand the requirements of a chip multiprocessor (CMP) architecture, which is one possible architectural direction to better exploit TLP. In the framework of this study, we use a software approach to evaluate the dataflow between processors for the video encoder running on an SMP system. An estimation of the dataflow is done with L2 cache miss event counters using Intel(~R)VTune~(TM) performance analyzer. The experimental measurements are compared to theoretical results.
机译:在媒体应用程序中,存在很高的可用线程级并行度(TLP)。在本文中,我们研究了视频编码器中的帧内TLP。我们证明,在对称多处理器(SMP)系统上运行的,分布良好且高度优化的编码器在4路SMP机器上的运行速度比在单处理器上快3.2。然后,使用在SMP系统上运行的多线程编码器来了解芯片多处理器(CMP)架构的要求,这是更好地利用TLP的一种可能的架构方向。在本研究的框架中,我们使用软件方法评估在SMP系统上运行的视频编码器的处理器之间的数据流。数据流的估计是使用Intel(〜R)VTune〜(TM)性能分析器通过L2缓存未命中事件计数器完成的。将实验测量值与理论结果进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号