首页> 外文会议>Applied Computational Intelligence and Informatics (SACI), 2012 7th IEEE International Symposium on >Simplified selective fault tolerance technique for protection of selected inputs via triple modular redundancy systems
【24h】

Simplified selective fault tolerance technique for protection of selected inputs via triple modular redundancy systems

机译:简化的选择性容错技术,用于通过三重模块化冗余系统保护选定的输入

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a modified version of the Selective Fault Tolerance method, which achieves substantial area reduction over the state of the art. This technique is proved to achieve substantial area reduction and better reliability results when applied in conjunction with the so-called SAM method for reliable cache memory. The simulation results show that we achieved an improvement of up to over 20% in terms of area and energy overhead, compared with the state of the art. Also compared to a classic TMR we obtain improvements of up to 65%, with a mean improvement of 25% in terms of area and energy reduction. Furthermore when we combine the simplified selective fault tolerance technique to the SAM method for cache memories and compare the results to a classic TMR, not only we obtain a 65% decrease in area and energy overhead, but also we manage to achieve an improvement in reliability.
机译:本文介绍了选择性容错方法的改进版本,该方法在现有技术水平上实现了实质性的面积缩减。当与所谓的SAM方法结合使用以实现可靠的高速缓存时,已证明该技术可实现显着的面积减小和更好的可靠性结果。仿真结果表明,与现有技术相比,我们在面积和能源开销方面实现了多达20%的改进。此外,与传统的TMR相比,我们最多可提高65%,在面积和节能方面平均可提高25%。此外,当我们将简化的选择性容错技术与用于缓存的SAM方法相结合,并将结果与​​经典的TMR进行比较时,不仅面积和能耗降低了65%,而且还设法提高了可靠性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号