首页> 外文会议>ACM/SIGDA international symposium on field programmable gate arrays >A Cycle-accurate, Cycle-reproducible multi-FPGA System for Accelerating Multi-core Processor Simulation
【24h】

A Cycle-accurate, Cycle-reproducible multi-FPGA System for Accelerating Multi-core Processor Simulation

机译:精确周期,可重复周期的多FPGA系统,用于加速多核处理器仿真

获取原文

摘要

Software based tools for simulation are not keeping up with the demands for increased chip and system design complexity. In this paper, we describe a cycle-accurate and cycle-reproducible large-scale FPGA platform that is designed from the ground up to accelerate logic verification of the Bluegene/Q compute node ASIC, a multi-processor SOC implemented in IBM's 45 nra SOI CMOS technology. This paper discusses the challenges for constructing such large-scale FPGA platforms, including design partitioning, clocking & synchronization, and debugging support, as well as our approach for addressing these challenges without sacrificing cycle accuracy and cycle reproducibility. The resulting fullchip simulation of the Bluegene/Q compute node ASIC runs at a simulated processor clock speed of 4 MHz, over 100,000 times faster than the logic level software simulation of the same design. The vast increase in simulation speed provides a new capability in the design cycle that proved to be instrumental in logic verification as well as early software development and performance validation for Bluegene/Q.
机译:基于软件的仿真工具无法满足不断增加的芯片和系统设计复杂性的需求。在本文中,我们描述了一个周期精确,周期可重现的大规模FPGA平台,该平台是从头开始设计的,旨在加速对Bluegene / Q计算节点ASIC的逻辑验证,Bluegene / Q计算节点ASIC是在IBM 45 nra SOI中实现的多处理器SOC。 CMOS技术。本文讨论了构建这种大规模FPGA平台的挑战,包括设计分区,时钟和同步以及调试支持,以及我们在不牺牲循环精度和循环再现性的情况下解决这些挑战的方法。 Bluegene / Q计算节点ASIC的最终全芯片仿真以4 MHz的仿真处理器时钟速度运行,比相同设计的逻辑级软件仿真快100,000倍。仿真速度的大幅提高提供了设计周期中的一项新功能,这被证明有助于逻辑验证以及Bluegene / Q的早期软件开发和性能验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号