首页> 外文会议>26th International Symposium for Testing and Failure Analysis, Nov 12-16, 2000, Bellevue, Washington >Time Domain Reflectometry as a Device Packaging Level Failure Analysis and Failure Localization Tool
【24h】

Time Domain Reflectometry as a Device Packaging Level Failure Analysis and Failure Localization Tool

机译:时域反射法作为设备包装级故障分析和故障定位工具

获取原文
获取原文并翻译 | 示例

摘要

Detecting failure in electrical connectivity at the component packaging level is a major expenditure of the industry's failure analysis (FA) resources. These package failures can result from material/manufacturing excursions, stress tests, and/or customer returns. However, many of the methods employed currently (such as X-ray or cross-sectioning) can fall short in terms of throughput time, or success rate. Moreover, many FA techniques can be destructive and therefore leave the sample useless for subsequent tests. On the other hand, time domain reflectometry (TDR) can be used as a component packaging level FA tool which meets the needs of quickly, precisely, and non-destructively locating electrical connectivity problems in signal traces. Once the failure location has been pin pointed, other FA methods (X-ray, cross-section, etc.) can be used more easily to determine why the failure occurred. Since TDR testing involves no physical preparation, the sample will be completely intact for subsequent tests. TDR uses a low voltage, low current, and very short rise time voltage pulse to determine the impedance of a signal trace as a function of time. With a waveform of trace impedance versus time, not only can the presence of a failure be detected, but the distance along the trace to the anomaly can also be quickly determined. This paper presents TDR as a useful tool for package level failure analysis labs. The paper proposes one set of solutions for enabling effective TDR analysis (e.g., TDR test fixturing), and discusses some TDR methodologies for detecting and locating anomalies. The methodologies will be illustrated using three example cases that reflect some commonly used packaging technologies: Flip-Chip Organic Land Grid Array (FC-OLGA), Flip-Chip Pin Grid Array (FC-PGA), and Plastic Land Grid Array (PLGA).
机译:在组件封装级别检测电气连接故障是业界故障分析(FA)资源的主要支出。这些包装故障可能是由于材料/制造偏移,压力测试和/或客户退货造成的。但是,当前使用的许多方法(例如X射线或横截面)在吞吐时间或成功率方面都可能不足。此外,许多FA技术可能具有破坏性,因此样品无法用于后续测试。另一方面,时域反射仪(TDR)可用作组件封装级FA工具,可满足快速,精确且无损地定位信号迹线中的电连接问题的需求。一旦确定了故障位置,就可以更轻松地使用其他FA方法(X射线,横截面等)来确定发生故障的原因。由于TDR测试不涉及任何物理准备,因此样品将完好无损地进行后续测试。 TDR使用低电压,低电流和非常短的上升时间电压脉冲来确定信号迹线的阻抗随时间的变化。利用走线阻抗随时间变化的波形,不仅可以检测到故障的存在,而且还可以快速确定走线到异常的距离。本文介绍了TDR,它是用于包装级故障分析实验室的有用工具。本文提出了一套解决方案,以实现有效的TDR分析(例如TDR测试夹具),并讨论了一些用于检测和定位异常的TDR方法。将使用三个示例案例来说明这些方法,这些示例案例反映了一些常用的封装技术:倒装芯片有机焊盘网格阵列(FC-OLGA),倒装芯片引脚网格阵列(FC-PGA)和塑料焊盘网格阵列(PLGA) 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号