首页> 外文会议>2012 Proceedings of the ESSCIRC. >Variation-resilient sub-threshold circuit solutions for ultra-low-power Digital Signal Processors with 10MHz clock frequency
【24h】

Variation-resilient sub-threshold circuit solutions for ultra-low-power Digital Signal Processors with 10MHz clock frequency

机译:用于具有10MHz时钟频率的超低功耗数字信号处理器的可变弹性亚阈值电路解决方案

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a variation-resilient, complete design strategy for sub-threshold Digital Signal Processors (DSP) based on a novel combination of circuit and microarchitectural techniques of which a new differential Transmission Gate logic family is the most prominent. The strategy is successfully validated by a 16bit, 90nm CMOS Multiply-Accumulate (MAC) unit which operates down to a supply of 150 mV at a clock frequency of 5MHz and 0.96 pJ energy consumption per operation. Minimum energy per operation of 0.87 pJ occurs at a supply of 190mV and a 10MHz clock.
机译:本文基于电路和微体系结构技术的新颖结合,提出了一种亚阈值数字信号处理器(DSP)的变通弹性,完整的设计策略,其中最突出的是新型差分传输门逻辑系列。该策略已通过16位90nm CMOS乘法累加(MAC)单元成功验证,该单元以5MHz的时钟频率低至150mV的电源,每次操作的能耗为0.96pJ。在190mV的电源和10MHz的时钟下,每次操作的最小能量为0.87 pJ。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号