首页> 外文会议>European Solid-State Circuits Conference >Variation-resilient sub-threshold circuit solutions for ultra-low-power Digital Signal Processors with 10MHz clock frequency
【24h】

Variation-resilient sub-threshold circuit solutions for ultra-low-power Digital Signal Processors with 10MHz clock frequency

机译:具有10MHz时钟频率的超低功耗数字信号处理器的变形 - 弹性子阈值电路解决方案

获取原文

摘要

This paper presents a variation-resilient, complete design strategy for sub-threshold Digital Signal Processors (DSP) based on a novel combination of circuit and microarchitectural techniques of which a new differential Transmission Gate logic family is the most prominent. The strategy is successfully validated by a 16bit, 90nm CMOS Multiply-Accumulate (MAC) unit which operates down to a supply of 150 mV at a clock frequency of 5MHz and 0.96 pJ energy consumption per operation. Minimum energy per operation of 0.87 pJ occurs at a supply of 190mV and a 10MHz clock.
机译:本文介绍了基于电路和微体系结构技术的新组合,具有差异 - 弹性,完整的设计策略,其新的差分传输门逻辑系列是最突出的。该策略由16位,90nm CMOS乘积累积(MAC)单元成功验证,该单元以5MHz为5MHz的时钟频率为150 mV的电源,每次运行为0.96pj能量消耗。每次运行0.87 PJ的最小能量在190mV和10MHz时钟的供电时发生。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号