首页> 外文期刊>Microelectronics journal >Power-Gating Sub-Threshold Source-Coupled Logic (PG-STSCL) circuits for ultra-low-power applications
【24h】

Power-Gating Sub-Threshold Source-Coupled Logic (PG-STSCL) circuits for ultra-low-power applications

机译:用于超低功耗应用的功率门控亚阈值源耦合逻辑(PG-STSCL)电路

获取原文
获取原文并翻译 | 示例
           

摘要

The sub-threshold circuit design is regarded as a promising technique to provide considerable power reduction for ultra-low-power applications under tight energy constraints. This paper presents Power-Gating Sub-Threshold Source-Coupled Logic (PG-STSCL), which employs the fine-grain power gating at the gate level. It introduces isolation and retention circuits to ensure reliable propagation of data along a pipeline of power gated circuits, called a micro-pipeline. While the conventional STSCL circuits can considerably cut down the active power consumption, they have the drawback of continuous static current flow. To overcome this drawback, the proposed architecture shuts off the static current by utilizing the fine-grain power-gating technique. We have designed a 32-bit adder based on the proposed PG-STSCL gates in a 65 nm CMOS technology. The adder was simulated and compared to reference adders using standard CMOS gates, and conventional STSCL gates. Simulations demonstrated that the proposed gates provide a power reduction of 89.56% and 99.78% when compared to the standard CMOS and STSCL gates, respectively.
机译:亚阈值电路设计被认为是一种有前途的技术,可以在严格的能量约束下为超低功耗应用提供可观的功耗降低。本文介绍了功率门控亚阈值源耦合逻辑(PG-STSCL),它在门级采用了细粒度功率门控。它引入了隔离和保留电路,以确保数据沿着功率门控电路的管道(称为微管道)可靠传播。尽管常规的STSCL电路可以大大降低有功功率消耗,但它们具有连续的静态电流流动的缺点。为了克服这个缺点,所提出的架构通过利用细粒度的功率门控技术来关闭静态电流。我们基于65 nm CMOS技术,基于提出的PG-STSCL门设计了一个32位加法器。模拟了加法器,并将其与使用标准CMOS门和常规STSCL门的参考加法器进行比较。仿真表明,与标准CMOS和STSCL栅极相比,所建议的栅极分别降低了89.56%和99.78%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号