...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Subthreshold Source-Coupled Logic Circuits for Ultra-Low-Power Applications
【24h】

Subthreshold Source-Coupled Logic Circuits for Ultra-Low-Power Applications

机译:超低功耗应用的亚阈值源耦合逻辑电路

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel approach for implementing ultra-low-power digital components and systems using source-coupled logic (SCL) circuit topology, operating in weak inversion (subthreshold) regime. Minimum size pMOS transistors with shorted drain-substrate contacts are used as gate-controlled, very high resistivity load devices. Based on the proposed approach, the power consumption and the operation frequency of logic circuits can be scaled down linearly by changing the tail bias current of SCL gates over a very wide range spanning several orders of magnitude, which is not achievable in subthreshold CMOS circuits. Measurements in conventional 0.18 $mu$m CMOS technology show that the tail bias current of each gate can be set as low as 10 pA, with a supply voltage of 300 mV, resulting in a power–delay product of less than 1 fJ. Fundamental circuits such as ring oscillators and frequency dividers, as well as more complex digital blocks such as parallel multipliers designed by using the STSCL topology have been experimentally characterized.
机译:本文提出了一种新颖的方法,该方法使用源耦合逻辑(SCL)电路拓扑来实现超低功耗数字组件和系统,并以弱反转(亚阈值)方式工作。漏极-基板接触短路的最小尺寸pMOS晶体管用作栅极控制的超高电阻率负载设备。基于提出的方法,可以通过在很宽的范围内改变SCL栅极的尾部偏置电流来线性缩小逻辑电路的功耗和工作频率,这在亚阈值CMOS电路中是无法实现的。传统的0.18μmCMOS技术的测量结果表明,在300 mV的电源电压下,每个栅极的尾部偏置电流可设置为10 pA,从而产生小于1 fJ的功率延迟乘积。已经通过实验对基本电路(例如环形振荡器和分频器)以及更复杂的数字模块(例如通过使用STSCL拓扑设计的并行乘法器)进行了表征。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号