首页> 外文会议>2012 International Conference on High Performance Computing amp; Simulation >An approach for customizing on-chip interconnect architectures in SoC design
【24h】

An approach for customizing on-chip interconnect architectures in SoC design

机译:在SoC设计中自定义片上互连架构的方法

获取原文
获取原文并翻译 | 示例

摘要

Recent studies have shown that to improve the performance of specific System-on-Chip (SoC) application domain, the OCI (On-Chip Interconnect) architecture must be customized, at design time. These approaches are generally tailored to a specific application, providing an application-specific SoC. They deal with the selection of OCI architecture to accommodate the expected applicationspecific data traffic pattern during early design-space exploration phase. For dynamic SoCs, in which traffic pattern of applications is not known or predictable in advance, an efficient OCI is required. In this paper, we present an approach to allow designers to customize a candidate OCI architecture in order to match large application workload. Simulations results, using 2D mesh, show that this method achieves better performance compared to the basic 2D mesh OCI architecture, while using little resource budget.
机译:最近的研究表明,为了提高特定片上系统(SoC)应用程序域的性能,必须在设计时自定义OCI(片上互连)体系结构。这些方法通常针对特定应用量身定制,提供特定于应用的SoC。他们处理OCI体系结构的选择,以适应早期设计空间探索阶段中预期的特定于应用程序的数据流量模式。对于动态SoC,其中应用的流量模式事先未知或无法预测,因此需要有效的OCI。在本文中,我们提出了一种方法,允许设计人员自定义候选OCI体系结构,以匹配大型应用程序工作负载。使用2D网格进行的仿真结果表明,与基本2D网格OCI架构相比,此方法可实现更好的性能,同时使用的资源预算很少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号