首页> 外文会议>1999 IEEE/ACM international conference on computer-aided design : Digest of technical papers >Synthesis of asynchronous control circuits with automatically generated relative timing assumptions
【24h】

Synthesis of asynchronous control circuits with automatically generated relative timing assumptions

机译:具有自动生成的相对时序假设的异步控制电路的综合

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a method of synthesis of asyn-chronous circuits with relative timing. Asynchronous communication between gates and modules typically utilizes handshakes to ensure functionality. Relative timing assumptions in the form "event a occurs before event b" can be used to remove redundant handshakes and associated logic. This paper presents a method for automatic generation of relative timing assumptions from the untimed specification. These assumptions can be used for area and delay optimization of the circuit. A set of relative timing constraints sufficient for the correct operation of the circuit is back-annotated to the designer. Experimental results for control circuits of a prototype iA32 instruction length decoding and steering unit called RAPPID ("Revolving Asynchronous Pentium~direct R Processor Instruction Decoder") shows significant improvements in area and delay over speed-independent circuits.
机译:本文介绍了一种具有相对定时的异步电路综合方法。门与模块之间的异步通信通常利用握手来确保功能。形式为“事件a在事件b之前发生”的相对时序假设可用于删除多余的握手和相关逻辑。本文提出了一种根据未计时规范自动生成相对计时假设的方法。这些假设可用于电路的面积和延迟优化。足以使电路正确操作的一组相对时序约束被回批给设计者。原型iA32指令长度解码和控制单元称为RAPPID(“旋转式异步奔腾〜直接R处理器指令解码器”)的控制电路的实验结果显示,与速度无关的电路比面积和延迟有了显着改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号