首页> 外国专利> Integrated architecture for computing a forward and inverse discrete wavelet transforms

Integrated architecture for computing a forward and inverse discrete wavelet transforms

机译:用于计算正向和反向离散小波变换的集成架构

摘要

The invention provides an integrated systolic architecture which can perform both forward and inverse Discrete Wavelet Transforms with a minimum of complexity. A plurality of processing cells, each having an adder and a multiplier, are coupled to a set of multiplexers and delay elements to selectively receive a single input datastream in the forward DWT mode and two datastreams in the inverse DWT mode. In the forward DWT mode, the integrated architecture decomposes the input datastream into two output sequences--a high frequency sub-band output and a low frequency sub-band output. In the inverse DWT mode, the integrated architecture reconstructs the original input sequence by outputting even terms and odd terms on alternating clock cycles. As a result, the architecture can achieve 100% utilization and is suitable to be implemented in VLSI circuitry.
机译:本发明提供了可以以最小的复杂度执行正向和反向离散小波变换的集成脉动体系结构。分别具有加法器和乘法器的多个处理单元耦合到一组多路复用器和延迟元件,以在正向DWT模式下选择性地接收单个输入数据流,而在反向DWT模式下选择性地接收两个数据流。在前向DWT模式下,集成架构将输入数据流分解为两个输出序列-高频子带输出和低频子带输出。在逆DWT模式下,集成架构通过在交替的时钟周期上输出偶数项和奇数项来重建原始输入序列。结果,该架构可以实现100%的利用率,并适合在VLSI电路中实现。

著录项

  • 公开/公告号US5995210A

    专利类型

  • 公开/公告日1999-11-30

    原文格式PDF

  • 申请/专利权人 INTEL CORPORATION;

    申请/专利号US19980130245

  • 发明设计人 TINKU ACHARYA;

    申请日1998-08-06

  • 分类号G01N21/00;

  • 国家 US

  • 入库时间 2022-08-22 01:38:54

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号