首页> 外文期刊>电子科学学刊:英文版 >AN EFFICIENT 3-DIMENSIONAL DISCRETE WAVELET TRANSFORM ARCHITECTURE FOR VIDEO PROCESSING APPLICATION
【24h】

AN EFFICIENT 3-DIMENSIONAL DISCRETE WAVELET TRANSFORM ARCHITECTURE FOR VIDEO PROCESSING APPLICATION

机译:用于视频处理的高效三维离散小波变换体系结构

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents an optimized 3-D Discrete Wavelet Transform (3-DDWT) architecture. 1-DDWT employed for the design of 3-DDWT architecture uses reduced lifting scheme approach. Further the architecture is optimized by applying block enabling technique, scaling, and rounding of the filter coefficients. The proposed architecture uses biorthogonal (9/7) wavelet filter. The architecture is modeled using Verilog HDL, simulated using ModelSim, synthesized using Xilinx ISE and finally implemented on Virtex-5 FPGA. The proposed 3-DDWT architecture has slice register utilization of 5%, operating frequency of 396 MHz and a power consumption of 0.45 W.

著录项

  • 来源
    《电子科学学刊:英文版》 |2012年第6期|P.534-540|共7页
  • 作者

    Ganapathi Hegde; Pukhraj Vaya;

  • 作者单位

    Department;

    of;

    ECE,;

    Amrita;

    Vishwa;

    Vidyapeetham,;

    Amrita;

    School;

    of;

    Engineering,;

    Bangalore-560;

    035,;

    India;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 CHI
  • 中图分类 TP911.7;
  • 关键词

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号