首页> 外国专利> Dual-pitch perimeter flip-chip footprint for high integration asics

Dual-pitch perimeter flip-chip footprint for high integration asics

机译:双间距外围倒装芯片占板面积,可实现高度集成的ASIC

摘要

A connection array for a chip provides a substantial increase in numbers of signal connection locations and a power distribution arrangement of improved robustness and noise immunity while accommodating multiple power supply voltages by providing pairs of sub- arrays aligned with chip edges and signal connection locations formed in columns orthogonal to a chip edge or segment of the chip perimeter. Signal connections in a column are spaced at a first pitch and columns of signal connections are spaced at a second pitch. Power connections corresponding to different power supply voltages are provided between columns of signal connections and along rows which are centered between rows of signal connections generally parallel to an edge of a chip. Power distribution layers may be formed as a mesh which extends in under the chip in alignment with power connections to the chip and beyond the perimeter of the chip, as well to provide multiple low-impedance power delivery paths to improve noise immunity. The connection pattern allows fewer layers of redistribution wiring to be used to escape the chip, reducing overall product cost. Thus improvements in functionality and performance can be supported at reduced cost, particularly for custom designed application specific integrated circuits.
机译:用于芯片的连接阵列通过提供与芯片边缘和在其中形成的信号连接位置对准的子阵列对,提供了信号连接位置的数量的大量增加以及具有增强的鲁棒性和抗噪性的配电装置,同时适应了多个电源电压。与芯片边缘或芯片外围部分正交的列。列中的信号连接以第一间距隔开,而信号连接的列以第二间距隔开。对应于不同电源电压的电源连接设置在信号连接的列之间,并沿着在平行于芯片边缘的信号连接的行之间居中的行。功率分配层可以形成为网格,该网格在与芯片的功率连接对准并且在芯片下方延伸并延伸到芯片的外围之外,并且还提供多个低阻抗功率传递路径以提高抗噪性。该连接模式允许使用较少的重新分配布线层来逃逸芯片,从而降低了总体产品成本。因此,可以以降低的成本支持功能和性能的改进,特别是对于定制设计的专用集成电路。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号