首页> 外国专利> CMOS integrated circuit device with LDD n-channel transistor and non-LDD p-channel transistor

CMOS integrated circuit device with LDD n-channel transistor and non-LDD p-channel transistor

机译:具有LDD n沟道晶体管和非LDD p沟道晶体管的CMOS集成电路器件

摘要

A method of fabricating an integrated circuit having an n-channel and a p-channel transistor is provided. The method includes forming LDD regions for the n-channel transistors self-aligned to the gate electrodes. A first oxide is then formed over the structure and the n-type silicon regions are implanting with a p+ type dopant through the first oxide to form the source and drain regions of the p-channel transistor. A second oxide is formed over structure. The two oxide layers are then etched to provide sidewall spacers, having an inner portion formed from the first oxide and an outer portion formed from the second oxide. The p-type silicon regions are implanted with an n+ type dopant to form the low resistivity regions of the n-channel transistor. The p+ implants in the source and drain of the p-channel transistor typically outdiffuse toward the gates during further thermal processing of the device. The resulting integrated circuit has an LDD n-channel transistor and a p-channel transistor without an LDD region.
机译:提供了一种制造具有n沟道和p沟道晶体管的集成电路的方法。该方法包括形成用于自对准于栅电极的n沟道晶体管的LDD区域。然后在该结构上形成第一氧化物,并且在n型硅区域上注入p+ p +。通过第一氧化物形成掺杂类型的掺杂剂,以形成p沟道晶体管的源区和漏区。在结构上方形成第二氧化物。然后蚀刻两个氧化物层以提供侧壁间隔物,该侧壁间隔物具有由第一氧化物形成的内部和由第二氧化物形成的外部。在p型硅区域中注入n+。型掺杂剂以形成n沟道晶体管的低电阻率区域。 p+在该器件的进一步热处理期间,p沟道晶体管的源极和漏极中的注入通常朝着栅极向外扩散。所得集成电路具有没有LDD区域的LDD n沟道晶体管和p沟道晶体管。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号