首页> 外国专利> Dram with memory independent burst lengths for reads versus writes

Dram with memory independent burst lengths for reads versus writes

机译:具有与内存无关的突发长度的Dram,用于读取和写入

摘要

A method and system that enables independent burst lengths for reads and writes to a DRAM subsystem. Specifically, the method provides a mechanism by which read bursts may be longer than write bursts since there are statistically more reads than writes to the DRAM and only some beats of read data are modified and need to be re-written to memory. In the preferred embodiment, the differences in the burst length is controlled by an architected address tenure, i.e., a set of bits added to the read and write commands that specify the specific number of beats to read and/or write. The bits are set by the processor during generation of the read and write commands and prior to forwarding the commands to the memory controller for execution.
机译:一种实现独立的突发长度以对DRAM子系统进行读写的方法和系统。具体地,该方法提供了一种机制,通过该机制,读突发可能比写突发更长,因为从统计上讲,比对DRAM的写入更多的读取,并且仅修改了一些读取数据的节拍,并且需要将其重新写入存储器。在优选实施例中,突发长度的差异由结构化的地址使用期限控制,即,添加到指定指定要读取和/或写入的拍子数量的读取和写入命令的一组比特。这些位在读取和写入命令生成期间以及在将命令转发到存储控制器以执行之前由处理器设置。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号