首页> 外国专利> Method and apparatus for improving the testing, yield and performance of very large scale integrated circuits

Method and apparatus for improving the testing, yield and performance of very large scale integrated circuits

机译:改进超大规模集成电路的测试,良率和性能的方法和装置

摘要

There is provided method and apparatus for improving and making more effective the testing of very large scale integrated (VLSI) devices such as a synchronous random access memory (SDRAM), along with improving their performance and their yield in production. The method includes the steps of providing a VLSI device with switching circuitry which permits respective arrays or banks of the device to be tested alone or simultaneously with separate sequences of test mode signals to identify defects, interactions and unwanted limitations in the overall performance of the device; using the information thus obtained to modify the test mode signals and where indicated the design of the device; iterating the previous steps to optimize a test methodology for the device; and using the optimized test methodology during burn-in of production devices. Logic circuitry is added to a VLSI device to facilitate the improved testing capability.
机译:提供了一种方法和装置,用于改进并使其更有效地测试超大规模集成(VLSI)器件,例如同步随机存取存储器(SDRAM),同时提高其性能和生产良率。该方法包括为VLSI设备提供开关电路的步骤,该电路允许对设备的相应阵列或存储库进行单独测试或同时使用单独的测试模式信号序列进行测试,以识别设备整体性能中的缺陷,相互作用和不希望出现的限制;使用由此获得的信息来修改测试模式信号以及指示设备设计的位置;重复前面的步骤以优化设备的测试方法;并在生产设备的老化过程中使用优化的测试方法。逻辑电路已添加到VLSI器件,以促进改进的测试能力。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号