首页>
外国专利>
Method for forming a CMOS circuit of GaAS/Ge on Si substrate
Method for forming a CMOS circuit of GaAS/Ge on Si substrate
展开▼
机译:在Si衬底上形成GaAS / Ge的CMOS电路的方法
展开▼
页面导航
摘要
著录项
相似文献
摘要
A GaAs/Ge on Si CMOS integrated circuit is formed to improve transistor switching (propagation) delay by taking advantage of the high electron mobility for GaAs in the N-channel device and the high hole mobility for Ge in the P-channel device. A semi-insulating (undoped) layer of GaAs is formed over a silicon base to provide a buffer layer eliminating the possibility of latch-up. GaAs and Ge wells are then formed over the semi-insulating GaAs layer, electrically isolated by standard thermal oxide and/or flowable oxide (HSQ). N-channel MOS devices and P-channel MOS devices are formed in the GaAs and Ge wells, respectively, and interconnected to form the integrated circuit. Gate electrodes for devices in both wells may be polysilicon, while the gate oxide is preferably gallium oxide for the N-channel devices and silicon dioxide for the P-channel devices. Minimum device feature sizes may be 0.5 m to avoid hot carrier degradation while still achieving performance increases over 0.18 m silicon-only CMOS integrated circuits.
展开▼