首页> 外国专利> Method for forming a CMOS circuit of GaAS/Ge on Si substrate

Method for forming a CMOS circuit of GaAS/Ge on Si substrate

机译:在Si衬底上形成GaAS / Ge的CMOS电路的方法

摘要

A GaAs/Ge on Si CMOS integrated circuit is formed to improve transistor switching (propagation) delay by taking advantage of the high electron mobility for GaAs in the N-channel device and the high hole mobility for Ge in the P-channel device. A semi-insulating (undoped) layer of GaAs is formed over a silicon base to provide a buffer layer eliminating the possibility of latch-up. GaAs and Ge wells are then formed over the semi-insulating GaAs layer, electrically isolated by standard thermal oxide and/or flowable oxide (HSQ). N-channel MOS devices and P-channel MOS devices are formed in the GaAs and Ge wells, respectively, and interconnected to form the integrated circuit. Gate electrodes for devices in both wells may be polysilicon, while the gate oxide is preferably gallium oxide for the N-channel devices and silicon dioxide for the P-channel devices. Minimum device feature sizes may be 0.5 m to avoid hot carrier degradation while still achieving performance increases over 0.18 m silicon-only CMOS integrated circuits.
机译:通过利用N沟道器件中GaAs的高电子迁移率和P沟道器件中Ge的高空穴迁移率,形成了Si CMOS集成电路上的GaAs / Ge,以改善晶体管的切换(传播)延迟。 GaAs的半绝缘(未掺杂)层形成在硅基底上,以提供一个缓冲层,从而消除了闩锁的可能性。然后在半绝缘GaAs层上方形成GaAs和Ge阱,并通过标准热氧化物和/或可流动氧化物(HSQ)进行电隔离。 N沟道MOS器件和P沟道MOS器件分别形成在GaAs阱和Ge阱中,并且相互连接以形成集成电路。用于两个阱中的器件的栅电极可以是多晶硅,而用于N沟道器件的栅氧化物优选是氧化镓,而对于P沟道器件的栅氧化物优选是二氧化硅。最小器件特征尺寸可以为0.5 m,以避免热载流子退化,同时仍能实现超过0.18 m的纯硅CMOS集成电路的性能提升。

著录项

  • 公开/公告号US6531351B2

    专利类型

  • 公开/公告日2003-03-11

    原文格式PDF

  • 申请/专利权人 STMICROELECTRONICS INC.;

    申请/专利号US20010970135

  • 发明设计人 GUANG-BO GAO;HOANG HUY HOANG;

    申请日2001-10-03

  • 分类号H01L218/238;

  • 国家 US

  • 入库时间 2022-08-22 00:07:06

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号