首页> 外国专利> Delay line circuit providing clock pulse width restoration in delay lock loops

Delay line circuit providing clock pulse width restoration in delay lock loops

机译:延迟线电路可在延迟锁定环路中提供时钟脉冲宽度恢复

摘要

Delay lock loops (DLLs) that include delay line circuits with an optional clock pulse width restoration feature, and programmable delay circuits that enable the DLLs. A DLL can include optional inversions before and after at least one of the delay lines included in the DLL. Because two inversions are provided, the overall logic of the delay line is preserved. A DLL typically includes several different delay lines. Therefore, by selectively inverting the clock signal between the delay lines, the effect of each delay line on the clock pulse width can be balanced to provide an output clock signal having a pulse width closer to that of the input clock than would be achievable without the use of such selective inversion. In embodiments where the DLL forms a portion of a programmable logic device (PLD), the optional inversions can be controlled, for example, by configuration memory cells of the PLD.
机译:延迟锁定环(DLL),包括具有可选时钟脉冲宽度恢复功能的延迟线电路和启用DLL的可编程延迟电路。 DLL可以在DLL中包含的至少一条延迟线之前和之后包括可选的反转。由于提供了两个反相,因此保留了延迟线的整体逻辑。 DLL通常包括几个不同的延迟线。因此,通过有选择地使延迟线之间的时钟信号反相,可以平衡每个延迟线对时钟脉冲宽度的影响,以提供输出脉冲宽度比没有输入脉冲时更接近的输出时钟信号。使用这样的选择性反转。在DLL形成可编程逻辑设备(PLD)的一部分的实施例中,可选的反转可以例如通过PLD的配置存储单元来控制。

著录项

  • 公开/公告号US6788119B1

    专利类型

  • 公开/公告日2004-09-07

    原文格式PDF

  • 申请/专利权人 XILINX INC.;

    申请/专利号US20030402058

  • 发明设计人 PAUL G. HYLAND;PATRICK T. LYNCH;

    申请日2003-03-27

  • 分类号H03L70/60;

  • 国家 US

  • 入库时间 2022-08-21 23:17:02

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号