首页> 外国专利> Method of forming a shallow trench-deep trench isolation region for a BiCMOS/CMOS technology

Method of forming a shallow trench-deep trench isolation region for a BiCMOS/CMOS technology

机译:用于BiCMOS / CMOS技术的形成浅沟槽-深沟槽隔离区的方法

摘要

A process for forming an isolation region comprised of shallow trench-deep trench configuration, wherein a smooth top surface topography is obtained for the isolation region and for adjacent active device regions in the semiconductor substrate, has been developed. The process features initially forming an insulator filled shallow trench shape, planarized via a first chemical mechanical polishing procedure, allowing reduced complexity to be realized during the subsequent formation of a narrow diameter, deep trench opening, in the insulator filled shallow trench shape and in an underlying portion of semiconductor substrate. Formation of a recessed polysilicon plug located in the bottom portion of the deep trench opening is followed by formation of an insulator plug located in a top portion of the deep trench opening, overlying the recessed polysilicon plug. This is accomplished via photolithographic and selective dry definition procedures, and a second chemical mechanical polishing procedure, resulting in a filled, deep trench opening exhibiting a smooth top surface topography.
机译:已经开发了形成包括浅沟槽-深沟槽构造的隔离区域的方法,其中,获得了半导体衬底中的隔离区域和相邻的有源器件区域的光滑的顶表面形貌。该工艺的特征是首先形成绝缘体填充的浅沟槽形状,并通过第一化学机械抛光程序将其平坦化,从而在随后的形成窄直径,深沟槽开口的过程中,在绝缘体填充的浅沟槽形状中以及在形成绝缘体时,降低了复杂性。半导体衬底的下层部分。形成位于深沟槽开口的底部中的凹入的多晶硅塞子之后,形成位于深沟槽开口的顶部中,覆盖在凹入的多晶硅塞子上的绝缘体塞。这是通过光刻和选择性干法定义程序以及第二种化学机械抛光程序完成的,从而导致填充的深沟槽开口呈现出光滑的顶表面形貌。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号