首页> 外国专利> In situ doped embedded sige extension and source/drain for enhanced PFET performance

In situ doped embedded sige extension and source/drain for enhanced PFET performance

机译:原位掺杂的嵌入式sige扩展和源极/漏极可增强PFET性能

摘要

Disclosed is an integrated circuit structure and a method of making such a structure that has a substrate and P-type and N-type transistors on the substrate. The N-type transistor extension and source/drain regions comprise dopants implanted into the substrate. The P-type transistor extension and source/drain regions partially include a strained epitaxial silicon germanium, wherein the strained silicon germanium comprises of two layers, with a top layer that is closer to the gate stack than the bottom layer. The strained silicon germanium is in-situ doped and creates longitudinal stress on the channel region.
机译:公开了一种集成电路结构以及制造这种结构的方法,该结构具有基板以及在基板上具有P型和N型晶体管。 N型晶体管延伸区和源极/漏极区包括注入到衬底中的掺杂剂。 P型晶体管延伸区和源极/漏极区部分地包括应变外延硅锗,其中应变硅锗包括两层,顶层比底层更靠近栅极堆叠。应变硅锗被原位掺杂并在沟道区上产生纵向应力。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号