首页> 外国专利> Design method and architecture for power gate switch placement

Design method and architecture for power gate switch placement

机译:功率门控开关放置的设计方法和架构

摘要

A design method places power gates or switch cells using unoccupied locations of logic cell rows. Two types of such switch cells, filler switches and sealer switches, may be provided using the unoccupied locations. In one embodiment, virtual ground voltage references to the logic cells are routed to their associated switch cells. Because conventional standard cell design and placement techniques achieve only a placement density or utilization between 70-80% (i.e., unoccupied space constitutes between 20 to 30% of the available space in each row of logic cells), by placing the power gate cells in the unoccupied space, the method does not increase the silicon real estate requirement even though the power gate cells are introduced into the design. Optimization techniques may be applied to achieve proper sizing and distribution of power gate cells, so as to avoid a performance penalty due to the power gate cells. In one embodiment, fine-grained power gating is achieved by selectively providing non-power-gated logic cells among power-gated logic cells.
机译:一种设计方法使用逻辑单元行的未占用位置放置电源门或开关单元。可以使用未占用的位置来提供两种类型的这种开关单元,填充开关和密封开关。在一实施例中,参考逻辑单元的虚拟接地电压参考被路由到其相关的开关单元。因为常规的标准单元设计和放置技术通过将功率门单元放置在70-80%之间(即,未占用空间占逻辑单元每行中可用空间的20%至30%),所以只能实现70-80%的放置密度或利用率。在无人居住的空间中,即使将功率栅单元引入设计中,该方法也不会增加对硅面积的需求。可以应用优化技术来实现功率栅极单元的适当尺寸和分布,从而避免由于功率栅极单元而导致的性能损失。在一个实施例中,通过选择性地在功率门控逻辑单元中提供非功率门控逻辑单元来实现细粒度的功率门控。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号