首页> 外国专利> HIGH-K CAPPED BLOCKING DIELECTRIC BANDGAP ENGINEERED SONOS AND MONOS

HIGH-K CAPPED BLOCKING DIELECTRIC BANDGAP ENGINEERED SONOS AND MONOS

机译:高K封闭电带隙工程声子和单子

摘要

A blocking dielectric band gap engineered SONOS and MONOS are provided to suppress the gate injection with the high -k capping layer and to realize the lower elimination saturation level and the larger memory window. The charge trapping memory comprises the semiconductor body and the dielectric stack. The dielectric stack is positioned between the surface of channel and the gate of the semiconductor body. The tunneling dielectric layer, and the charge trapping dielectric layer and the blocking dielectric layer are included. The blocking dielectric layer comprises the first layer(17A) contacting the charge trapping dielectric layer and the second level (17B) contacting one of the gate and the surface of channel. The dielectric constant of the second layer is higher than the dielectric constant of the first layer.
机译:提供了阻隔介电带隙工程SONOS和MONOS,以抑制具有高k覆盖层的栅极注入,并实现较低的消除饱和度和较大的存储窗口。电荷俘获存储器包括半导体本体和电介质堆叠。电介质叠层位于沟道的表面和半导体本体的栅极之间。包括隧道介电层,电荷俘获介电层和阻挡介电层。阻挡电介质层包括与电荷俘获电介质层接触的第一层(17A)和与栅极和沟道表面之一接触的第二层(17B)。第二层的介电常数高于第一层的介电常数。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号