首页> 外国专利> HIGH-K CAPPED BLOCKING DIELECTRIC BANDGAP ENGINEERED SONOS AND MONOS

HIGH-K CAPPED BLOCKING DIELECTRIC BANDGAP ENGINEERED SONOS AND MONOS

机译:高K封闭电带隙工程声子和单子

摘要

A blocking dielectric engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking dielectric including a buffer layer in contact with the charge trapping element, such as silicon dioxide which can be made with high-quality, and a second capping layer in contact with said one of the gate and the channel. The capping layer has a dielectric constant that is higher than that of the first layer, and preferably includes a high-κ material. The second layer also has a conduction band offset that is relatively high. A bandgap engineered tunneling layer between the channel and the charge trapping element is provided which, in combination with the multilayer blocking dielectric described herein, provides for high-speed erase operations by hole tunneling. In an alternative, a single layer tunneling layer is used.
机译:阻挡电介质工程化的电荷俘获存储单元包括电荷俘获元件,该电荷俘获元件通过包括与电荷俘获元件接触的缓冲层的阻挡电介质的阻挡电介质与栅极分离,例如可以高质量地制造的二氧化硅;以及第二覆盖层与栅极和沟道之一接触。覆盖层的介电常数高于第一层的介电常数,并且优选地包括高κ材料。第二层还具有相对较高的导带偏移。在沟道和电荷俘获元件之间提供了带隙工程化的隧穿层,其与本文所述的多层阻挡电介质结合,通过空穴隧穿提供了高速擦除操作。在替代方案中,使用单层隧穿层。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号