首页> 外国专利> MANUFACTURING PROCESS OF A VERTICAL-CONDUCTION MISFET DEVICE WITH GATE DIELECTRIC STRUCTURE HAVING DIFFERENTIATED THICKNESS AND VERTICAL-CONDUCTION MISFET DEVICE THUS MANUFACTURE

MANUFACTURING PROCESS OF A VERTICAL-CONDUCTION MISFET DEVICE WITH GATE DIELECTRIC STRUCTURE HAVING DIFFERENTIATED THICKNESS AND VERTICAL-CONDUCTION MISFET DEVICE THUS MANUFACTURE

机译:具有不同厚度的栅极介电结构的垂直导电MISFET器件的制造工艺,以及该制造的垂直导电MISFET器件的制造工艺

摘要

According to an embodiment of a method for manufacturing a MISFET device, in a semiconductor wafer, a semiconductor layer is formed, having a first type of conductivity and a first level of doping. A first body region and a second body region, having a second type of conductivity, opposite to the first type of conductivity, and an enriched region, extending between the first and second body regions are formed in the semiconductor layer. The enriched region has the first type of conductivity and a second level of doping, higher than the first level of doping. Moreover, a gate electrode is formed over the enriched region and over part of the first and second body regions, and a dielectric gate structure is formed between the gate electrode and the semiconductor layer, the dielectric gate structure having a larger thickness on the enriched region and a smaller thickness on the first and second body regions. To form the enriched region, a first conductive layer is made on the semiconductor layer, an enrichment opening is formed in the first conductive layer, and a dopant species is introduced into the semiconductor layer through the enrichment opening. Furthermore, the formation of the dielectric gate structure envisages filling the enrichment opening with dielectric material, prior to forming the first body region and the second body region.
机译:根据用于制造MISFET器件的方法的实施例,在半导体晶片中,形成具有第一类型的导电性和第一掺杂水平的半导体层。在半导体层中形成具有与第一类型的导电性相反的第二类型的导电性的第一主体区域和第二主体区域以及在第一和第二主体区域之间延伸的富集区域。富集区域具有第一类型的电导率和第二掺杂水平,该第二掺杂水平高于第一掺杂水平。此外,在富集区域上方以及在第一和第二主体区域的一部分上方形成栅电极,并且在栅电极和半导体层之间形成介电栅结构,该介电栅结构在富集区域上具有较大的厚度。在第一和第二主体区域上的厚度较小。为了形成富集区域,在半导体层上形成第一导电层,在第一导电层中形成富集开口,并且通过该富集开口将掺杂剂种类引入到半导体层中。此外,电介质栅极结构的形成设想在形成第一主体区域和第二主体区域之前用电介质材料填充富集开口。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号