首页> 外国专利> Method for reducing poly-depletion in dual gate CMOS fabrication process

Method for reducing poly-depletion in dual gate CMOS fabrication process

机译:在双栅CMOS制造工艺中减少多晶硅耗尽的方法

摘要

Disclosed is a method for reducing poly-depletion in a dual gate CMOS fabrication process. The method reduces the poly-depletion in a dual gate CMOS fabrication process by increasing the doping efficiency in a gate polysilicon film. In order to increase the doping efficiency, the method employs the following four technical principles. First, the doping efficiency is increased when the dose of N+ ion implantation is increased. Second, the doping efficiency is increased when the thickness of N+ polysilicon is reduced. Third, the increase of depletion caused by the reduction of the channel width is inhibited when the EFH is adjusted to be less than 0. Fourth, the overall doping efficiency is increased when each step of polysilicon deposition and ion implantation is divided into multiple steps.
机译:公开了一种用于减少双栅极CMOS制造工艺中的多耗尽的方法。该方法通过增加栅多晶硅膜中的掺杂效率来减少双栅CMOS制造工艺中的多晶硅耗尽。为了提高掺杂效率,该方法采用以下四个技术原理。首先,当增加N +离子注入的剂量时,掺杂效率增加。其次,当减小N +多晶硅的厚度时,掺杂效率增加。第三,当将EFH调整为小于0时,抑制了由沟道宽度减小引起的耗尽增加。第四,当将多晶硅沉积和离子注入的每个步骤分为多个步骤时,总掺杂效率增加。

著录项

  • 公开/公告号US7662684B2

    专利类型

  • 公开/公告日2010-02-16

    原文格式PDF

  • 申请/专利权人 CHANG YEOL LEE;DEUK SUNG CHOI;

    申请/专利号US20060364484

  • 发明设计人 DEUK SUNG CHOI;CHANG YEOL LEE;

    申请日2006-02-28

  • 分类号H01L21/8238;

  • 国家 US

  • 入库时间 2022-08-21 18:49:47

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号