首页> 外国专利> Method of modeling and employing the CMOS gate slew and output load dependent pin capacitance during timing analysis

Method of modeling and employing the CMOS gate slew and output load dependent pin capacitance during timing analysis

机译:在时序分析过程中建模和采用CMOS栅极压摆和与输出负载相关的引脚电容的方法

摘要

An accurate method to compute the capacitance at a pin whose capacitance is slew dependant. The method uses existing library characterized data and provides an equation based approach which can easily be integrated in static timing analysis without the added resource needs that an iterative approach would require. An RC/RLC network from slew and output load dependent pin capacitance tables is generated. The resulting linear network which models the pin capacitance is then stitched to the original interconnect network and used to calculate the propagation delay across a gate and corresponding interconnect. The method steps include: a) determining a response of the gate pin capacitance to its input slew and output load; b) synthesizing a linear time-invariant filter that matches the response; c) extending the interconnect model to include the synthesized time-invariant filter; and d) inputting the extended interconnect model into a static timing analysis for determining timing behavior between a gate input and each of its fan-out gates.
机译:一种精确计算电容取决于压摆的引脚上电容的方法。该方法使用现有的库特征数据,并提供基于方程的方法,可以轻松地将其集成到静态时序分析中,而无需迭代方法所需要的额外资源。根据压摆和与输出负载相关的引脚电容表生成一个RC / RLC网络。然后将生成的模拟引脚电容的线性网络缝合到原始互连网络,并用于计算跨栅极和相应互连的传播延迟。该方法步骤包括:a)确定栅极引脚电容对其输入压摆和输出负载的响应; b)合成与响应相匹配的线性时不变滤波器; c)扩展互连模型以包括合成的时不变滤波器; d)将扩展的互连模型输入到静态时序分析中,以确定栅极输入与其扇形栅极之间的时序行为。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号