首页> 外国专利> Identifying and mitigating electromigration failures in signal nets of an integrated circuit chip design

Identifying and mitigating electromigration failures in signal nets of an integrated circuit chip design

机译:识别和缓解集成电路芯片设计信号网络中的电迁移故障

摘要

A method of characterizing an electromigration (EM) parameter for use in an integrated circuit (IC) chip design including, inputting a layout of a wire layer and identifying a signal gate-circuit including electrically parallel paths, connected to an output of the signal gate from the layout. Based on widths for each of the paths, determining a maximum possible current for each of the paths, and calculating an average current for each of the paths. Identifying a path that is most limited in its current carrying capacity by possible EM failure mechanisms, and storing in a design library, a possible maximum current output to the identified limiting path, as the EM parameter.
机译:一种表征用于集成电路(IC)芯片设计中的电迁移(EM)参数的方法,该方法包括输入导线层的布局并识别连接到信号门输出的包括电并联路径的信号门电路从布局。基于每个路径的宽度,确定每个路径的最大可能电流,并计算每个路径的平均电流。确定可能的EM故障机制对其电流承载能力有最大限制的路径,并将输出到所确定的限制路径的最大可能电流作为EM参数存储在设计库中。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号