首页> 外国专利> TECHNIQUES FOR ELECTROMIGRATION STRESS MITIGATION IN INTERCONNECTS OF AN INTEGRATED CIRCUIT DESIGN

TECHNIQUES FOR ELECTROMIGRATION STRESS MITIGATION IN INTERCONNECTS OF AN INTEGRATED CIRCUIT DESIGN

机译:集成电路设计互连中的电应力消除技术

摘要

A technique for electromigration stress mitigation in interconnects of an integrated circuit design includes generating a maximal spanning tree of a directed graph, which represents an interconnect network of an integrated circuit design. A first point on the spanning tree having a lowest stress and a second point on the spanning tree having a highest stress are located. A maximum first stress between the first and second points is determined. In response to determining the maximum first stress between the first and second points is greater than a critical stress, a stub is added to the spanning tree at a node between the first and second points. The maximum first stress between the first and second points is re-determined subsequent to adding the stub.
机译:用于减轻集成电路设计的互连中的电迁移应力的技术包括生成有向图的最大生成树,其表示集成电路设计的互连网络。位于生成树上具有最低应力的第一点和位于生成树上具有最高应力的第二点。确定第一点和第二点之间的最大第一应力。响应于确定第一点与第二点之间的最大第一应力大于临界应力,在第一点与第二点之间的节点处将短桩添加到生成树。添加桩之后,重新确定第一点和第二点之间的最大第一应力。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号