首页> 外国专利> SYSTEMS AND METHODS FOR CMOS-INTEGRATED JUNCTION FIELD EFFECT TRANSISTORS FOR DENSE AND LOW-NOISE BIOELECTRONIC PLATFORMS

SYSTEMS AND METHODS FOR CMOS-INTEGRATED JUNCTION FIELD EFFECT TRANSISTORS FOR DENSE AND LOW-NOISE BIOELECTRONIC PLATFORMS

机译:用于密集和低噪声生物电子平台的CMOS集成结场效应晶体管的系统和方法

摘要

A complementary metal oxide semiconductor (CMOS)-integrated junction field effect transistor (JFET) has reduced scale and reduced noise. An exemplary JFET has a substrate layer of one dopant type with a gate layer of that dopant type disposed on the substrate, a depletion channel of a second dopant type disposed on the first gate layer, and a second gate layer of the first dopant type disposed on the depletion channel and proximate a surface of the transistor. The second gate layer can separate the depletion channel from the surface, and the depletion channel separates the first gate layer from the second gate layer.
机译:互补金属氧化物半导体(CMOS)集成结场效应晶体管(JFET)具有减小的规模和减小的噪声。示例性JFET具有一种掺杂剂类型的衬底层,该掺杂剂类型的栅极层设置在衬底上,第二掺杂剂类型的耗尽沟道设置在第一栅极层上,并且第一掺杂剂类型的第二栅极层设置在第一栅极层上。在耗尽通道上并在晶体管的表面附近。第二栅极层可将耗尽沟道与表面分离,并且耗尽沟道将第一栅极层与第二栅极层分离。

著录项

  • 公开/公告号US2017317219A1

    专利类型

  • 公开/公告日2017-11-02

    原文格式PDF

  • 申请/专利号US201715651712

  • 发明设计人 KENNETH L. SHEPARD;

    申请日2017-07-17

  • 分类号H01L29/808;H01L29/423;H01L21/762;H01L27/098;H01L21/8232;H01L29/66;H01L29/06;H01L29/06;

  • 国家 US

  • 入库时间 2022-08-21 13:49:41

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号