首页> 外国专利> NON-PLANAR SEMICONDUCTOR DEVICE HAVING GROUP III-V MATERIAL ACTIVE REGION WITH MULTI-DIELECTRIC GATE STACK

NON-PLANAR SEMICONDUCTOR DEVICE HAVING GROUP III-V MATERIAL ACTIVE REGION WITH MULTI-DIELECTRIC GATE STACK

机译:具有多介电闸极堆叠的III-V组材料有源区的非平面半导体器件

摘要

Non-planar semiconductor devices having group III-V material active regions with multi-dielectric gate stacks are described. For example, a semiconductor device includes a hetero-structure disposed above a substrate. The hetero-structure includes a three-dimensional group III-V material body (206) with a channel region. A source and drain material region (226) is disposed above the three-dimensional group III-V material body. A trench is disposed in the source and drain material region separating a source region from a drain region, and exposing at least a portion of the channel region. A gate stack (220, 222, 224) is disposed in the trench and on the exposed portion of the channel region. The gate stack includes a first dielectric layer (220) on outer portions of the channel region (206), a second dielectric layer (222) on an inner portion of the channel region, and a gate electrode (224).
机译:描述了具有III-V族材料有源区和多介电栅叠层的非平面半导体器件。例如,半导体器件包括设置在衬底上方的异质结构。异质结构包括具有沟道区的三维III-V族材料主体(206)。源极和漏极材料区域(226)设置在三维III-V族材料本体上方。沟槽设置在源极和漏极材料区域中,以将源极区域与漏极区域分开,并暴露出沟道区域的至少一部分。栅极堆叠(220、222、224)设置在沟槽中以及沟道区域的暴露部分上。栅堆叠包括在沟道区(206)的外部上的第一介电层(220),在沟道区的内部上的第二介电层(222)和栅电极(224)。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号