首页> 外国专利> Cell grid architecture for FinFET technology

Cell grid architecture for FinFET technology

机译:FinFET技术的单元格架构

摘要

A layout of a cell grid comprises a plurality of polycrystalline silicon (POLY) lines in the cell gird, wherein the POLY lines are arranged horizontally and evenly spaced with a pitch X, and a plurality of fin-shaped oxide diffused (OD) regions in the cell gird, wherein the fin-shaped OD regions are arranged vertically and evenly spaced with a pitch Y, wherein the pitch Y of the fin-shaped OD regions defines width of the cell grid. The layout of the cell grid further comprises a plurality of PMOS transistors and NMOS transistors in the cell grid, wherein the PMOS transistors and NMOS transistors have their source nodes and drain nodes formed in the fin-shaped OD regions and their gates connected to the POLY lines, wherein the plurality of PMOS transistors and NMOS transistors are connected together to form one or more CMOS devices in the cell grid.
机译:单元格的布局包括单元格中的多条多晶硅线(POLY),其中POLY线以间距X水平且均匀地间隔布置,并且在其上具有多个鳍状氧化物扩散(OD)区域。其中,鳍状OD区域以间距Y垂直且均匀地间隔布置,其中鳍状OD区域的间距Y限定了电池栅格的宽度。单元格的布局还包括单元格中的多个PMOS晶体管和NMOS晶体管,其中,PMOS晶体管和NMOS晶体管的源节点和漏节点形成在鳍形OD区域中,并且其栅极连接至POLY线,其中多个PMOS晶体管和NMOS晶体管连接在一起以在单元格中形成一个或多个CMOS器件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号