首页> 外文OA文献 >Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology
【2h】

Design and Performance Analysis of 1-Bit FinFET Full Adder Cells for Subthreshold Region at 16 nm Process Technology

机译:16 nm工艺技术的亚阈值区域的1位FinFET全加法器单元的设计与性能分析

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The scaling process of the conventional 2D-planar metal-oxide semiconductor field-effect transistor (MOSFET) is now approaching its limit as technology has reached below 20 nm process technology. A new nonplanar device architecture called FinFET was invented to overcome the problem by allowing transistors to be scaled down into sub-20 nm region. In this work, the FinFET structure is implemented in 1-bit full adder transistors to investigate its performance and energy efficiency in the subthreshold region for cell designs of Complementary MOS (CMOS), Complementary Pass-Transistor Logic (CPL), Transmission Gate (TG), and Hybrid CMOS (HCMOS). The performance of 1-bit FinFET-based full adder in 16-nm technology is benchmarked against conventional MOSFET-based full adder. The Predictive Technology Model (PTM) and Berkeley Shortchannel IGFET Model-Common Multi-Gate (BSIM-CMG) 16 nm low power libraries are used. Propagation delay, average power dissipation, power-delay-product (PDP), and energy-delay-product (EDP) are analysed based on all four types of full adder cell designs of both FETs. The 1-bit FinFET-based full adder shows a great reduction in all four metric performances. A reduction in propagation delay, PDP, and EDP is evident in the 1-bit FinFET-based full adder of CPL, giving the best overall performance due to its high-speed performance and good current driving capabilities.
机译:传统的2D平面金属 - 氧化物半导体场效应晶体管(MOSFET)的缩放过程现在将其极限接近,因为技术已经达到20nm工艺技术。发明了一种名为FINFET的新的非平面设备架构以通过允许将晶体管缩小到子20 nm区域来克服问题。在这项工作中,FinFET结构在1位全加频器晶体管中实现,以研究互补MOS(CMOS),互补通晶体管逻辑(CPL),传输门(TG)的细胞设计中的其性能和能效。 )和杂交CMOS(HCMOS)。 16-NM技术中的1位FinFET的全加法器的性能与传统的基于MOSFET的全加法器有基准测试。使用预测技术模型(PTM)和Berkeley ShortChannel IGFET模型 - 常见的多门(BSIM-CMG)16nm低功率库。基于两个FET的所有四种完整加法器单元设计,分析了传播延迟,平均功耗,动力 - 延迟产品(PDP)和能量 - 延迟产品(EDP)。基于1位FinFET的完整加法器显示了所有四项度量表现的大大减少。传播延迟,PDP和EDP的减少在CPL的基于1位FinFET的完整加法器中是明显的,这是由于其高速性能和良好的电流驱动功能导致的最佳整体性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号