首页> 外国专利> CMOS three-dimensional image sensor detectors having reduced inter-gate capacitance, and enhanced modulation contrast

CMOS three-dimensional image sensor detectors having reduced inter-gate capacitance, and enhanced modulation contrast

机译:具有减小的栅极间电容和增强的调制对比度的CMOS三维图像传感器检测器

摘要

A CMOS detector with pairs of interdigitated elongated finger-like collection gates includes p+ implanted regions that create charge barrier regions that can intentionally be overcome. These regions steer charge to a desired collection gate pair for collection. The p+ implanted regions may be formed before and/or after formation of the collection gates. These regions form charge barrier regions when an associated collection gate is biased low. The barriers are overcome when an associated collection gate is high. These barrier regions steer substantially all charge to collection gates that are biased high, enhancing modulation contrast. Advantageously, the resultant structure has reduced power requirements in that inter-gate capacitance is reduced in that inter-gate spacing can be increased over prior art gate spacing and lower swing voltages may be used. Also higher modulation contrast is achieved in that the charge collection area of the low gate(s) is significantly reduced.
机译:具有成对的相互交叉的细长指状收集门对的CMOS检测器包括p +注入区,这些区会产生可以有意克服的电荷势垒区。这些区域将电荷引导至所需的收集门对以进行收集。可以在形成收集栅极之前和/或之后形成p +注入区域。当相关的收集栅被偏置为低时,这些区域形成电荷势垒区域。当相关的收集门很高时,可以克服这些障碍。这些势垒区基本上将所有电荷导向偏高的收集栅,从而增强了调制对比度。有利地,所得结构具有减小的功率需求,这是因为减小了栅极间电容,因为可以相比现有技术的栅极间隔增加栅极间的间隔,并且可以使用较低的摆动电压。此外,由于显着减小了低栅极的电荷收集面积,因此获得了更高的调制对比度。

著录项

  • 公开/公告号US10453877B2

    专利类型

  • 公开/公告日2019-10-22

    原文格式PDF

  • 申请/专利权人 MICROSOFT TECHNOLOGY LICENSING LLC;

    申请/专利号US201715421821

  • 发明设计人 CYRUS BAMJI;

    申请日2017-02-01

  • 分类号H01L27/146;G01S7/486;G01S17/89;G01J1/42;

  • 国家 US

  • 入库时间 2022-08-21 12:15:54

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号