首页> 外国专利> CMOS IMPLEMENTATION OF GERMANIUM AND III-V NANOWIRES AND NANORIBBONS IN GATE-ALL-AROUND ARCHITECTURE

CMOS IMPLEMENTATION OF GERMANIUM AND III-V NANOWIRES AND NANORIBBONS IN GATE-ALL-AROUND ARCHITECTURE

机译:全围栅结构中锗和III-V纳米线和纳米粒子的CMOS实现

摘要

Architectures and techniques for co-integration of heterogeneous materials, such as group III-V semiconductor materials and group IV semiconductors (e.g., Ge) on a same substrate (e.g. silicon). In embodiments, multi-layer heterogeneous semiconductor material stacks having alternating nanowire and sacrificial layers are employed to release nanowires and permit formation of a coaxial gate structure that completely surrounds a channel region of the nanowire transistor. In embodiments, individual PMOS and NMOS channel semiconductor materials are co-integrated with a starting substrate having a blanket layers of alternating Ge/III-V layers. In embodiments, vertical integration of a plurality of stacked nanowires within an individual PMOS and individual NMOS device enable significant drive current for a given layout area.
机译:用于在同一衬底(例如硅)上将诸如III-V族半导体材料和IV族半导体(例如Ge)的异质材料共集成的架构和技术。在实施例中,具有交替的纳米线和牺牲层的多层异质半导体材料叠层用于释放纳米线并允许形成完全围绕纳米线晶体管的沟道区的同轴栅极结构。在实施例中,将单独的PMOS和NMOS沟道半导体材料与具有交替Ge / III-V层的覆盖层的起始衬底共集成。在实施例中,在单个PMOS和单个NMOS器件内的多个堆叠的纳米线的垂直集成使得对于给定的布局区域而言可观的驱动电流成为可能。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号