首页> 外文OA文献 >A PCI Express to PCIX Bridge optimized for performance and area
【2h】

A PCI Express to PCIX Bridge optimized for performance and area

机译:pCI Express至pCIX桥接器针对性能和面积进行了优化

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This thesis project involves the architecture, implementation, and verification of a high bandwidth, low cost ASIC digital logic core that is compliant with the PCI Express to PCIX Bridge Specification. The core supports PCI Express and PCIX transactions, x16 PCI Express link widths, 32 and 64-bit PCIX link widths, all PCI Express and PCIX packet sizes, transaction ordering and queuing, relaxed ordering, flow control, and buffer management. Performance and area are optimized at the architectural and logic levels. The core is approximately 27K gate count, runs at a maximum of 250 MHz, and is synthesized to a current standard technology. This thesis explores PCI Express, PCIX, and PCI technologies, architectural design, development of Verilog and Vera models, thorough module-level verification, the development of a PCI Express/PCIX system verification environment, synthesis, static timing analysis, and performance and area evaluations. The work has been completed in IBM Microelectronics in Burlington, Vermont as part of the MIT VI-A Program.
机译:本论文项目涉及符合PCI Express至PCIX桥接器规范的高带宽,低成本ASIC数字逻辑内核的体系结构,实现和验证。该内核支持PCI Express和PCIX事务,x16 PCI Express链接宽度,32位和64位PCIX链接宽度,所有PCI Express和PCIX数据包大小,事务排序和排队,宽松排序,流控制和缓冲区管理。在体系结构和逻辑级别优化了性能和面积。该内核的门数约为27K,最大运行频率为250 MHz,并且已合成为当前的标准技术。本文探讨了PCI Express,PCIX和PCI技术,体系结构设计,Verilog和Vera模型的开发,彻底的模块级验证,PCI Express / PCIX系统验证环境的开发,综合,静态时序分析以及性能和领域评估。作为MIT VI-A计划的一部分,该工作已在佛蒙特州伯灵顿的IBM Microelectronics中完成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号