首页> 外文OA文献 >Interfacing Hardware Accelerators to a Time-Division Multiplexing Network-on-Chip
【2h】

Interfacing Hardware Accelerators to a Time-Division Multiplexing Network-on-Chip

机译:将硬件加速器连接到时分多路复用片上网络

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper addresses the integration of stateless hardware accelerators into time-predictable multi-core platforms based on time-division multiplexing networks-on-chip. Stateless hardware accelerators, like floating-point units, are typically attached as co-processors to individual processors in the platform. Our design takes a different approach and connects the hardware accelerators to the network-on-chip in the same way as processor cores. Each processor that uses a hardware accelerator is assigned a virtual channel for sending instructions to the hardware accelerator and a virtual channel for receiving results. This allows a stateless and possibly pipelined hardware accelerator to be shared in an interleaved fashion without any form of reservation, and this opens for interesting area-performance trade-offs. The design is developed with a focus on time-predictability, areaefficiency, and FPGA implementation. The design evaluation is carried out using the open source T-CREST multi-core platform implemented on an Altera Cyclone IV FPGA. The size of the proposed design, including a floating-point accelerator, is about two-thirds of a processor.
机译:本文探讨了基于时分多路复用片上网络将无状态硬件加速器集成到可预测时间的多核平台中的方法。无状态硬件加速器(如浮点单元)通常作为协处理器连接到平台中的各个处理器。我们的设计采用了不同的方法,并以与处理器内核相同的方式将硬件加速器连接到片上网络。为使用硬件加速器的每个处理器分配一个虚拟通道,用于向硬件加速器发送指令;以及一个虚拟通道,用于接收结果。这允许无交错地共享无状态且可能是流水线化的硬件加速器,而无需任何形式的保留,这为区域性能之间的权衡取舍提供了方便。开发该设计的重点是时间可预测性,面积效率和FPGA实现。使用在Altera Cyclone IV FPGA上实现的开源T-CREST多核平台进行设计评估。所提出的设计(包括浮点加速器)的大小约为处理器的三分之二。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号