首页> 外文OA文献 >A Self-Configurable Architecture on an Irregular Reconfigurable Fabric
【2h】

A Self-Configurable Architecture on an Irregular Reconfigurable Fabric

机译:不规则可重构结构上的自配置体系结构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Reconfigurable computing architectures combine the flexibility of software with the performance of custom hardware. Such architectures are of particular interest at the nanoscale level. We argue that a bottom-up self-assembled fabric of nodes will be easier and cheaper to manufacture, however, one has to make compromises with regards to the device regularity, homogeneity, and reliability. The goal of this thesis is to evaluate the performance and cost of a self-configurable computing architecture composed of simple reconfigurable nodes for unstructured and unknown fabrics. We built a software and hardware framework for this purpose. The framework enables creating an irregular network of compute nodes where each node can be configured as a simple 2-input, 4-bit logic gate. The compute nodes are organized hierarchically by sending a packet through a top anchor node that recruits compute nodes with a chemically-inspired algorithm. The nodes are then self-configured by means of a gate-level netlist describing any digital logic circuit. A topology-agnostic optimization algorithm inspired by simulated annealing is then initiated to self-optimize the circuit for latency. Latency comparisons between non-optimized, brute-force optimized and our optimization algorithm are made. We further implement the architecture in VHDL and evaluate hardware cost, area, and energy consumption. The simple on-chip topology-agnostic optimization algorithm we propose results in a significant (up to 50%) performance improvement compared to the non-optimized circuits. Our findings are of particular interest for emerging nano and molecular-scale circuits.
机译:可重新配置的计算体系结构将软件的灵活性与自定义硬件的性能结合在一起。这样的架构在纳米级尤其令人关注。我们认为,自底向上的自组装节点结构将更容易制造且制造成本更低,但是,必须在设备的规则性,均匀性和可靠性方面做出让步。本文的目的是评估由非结构化和未知结构的简单可重新配置节点组成的自配置计算体系结构的性能和成本。为此,我们构建了一个软件和硬件框架。该框架可以创建不规则的计算节点网络,其中每个节点都可以配置为简单的2输入4位逻辑门。通过通过顶部锚点节点发送数据包来对计算节点进行分层组织,该顶部锚点节点采用化学启发算法来募集计算节点。然后,通过描述任何数字逻辑电路的门级网表对节点进行自我配置。然后启动由模拟退火启发的与拓扑无关的优化算法,以针对时延对电路进行自优化。在未优化,蛮力优化和我们的优化算法之间进行了延迟比较。我们进一步在VHDL中实现该架构,并评估硬件成本,面积和能耗。与未优化的电路相比,我们提出的简单的片上不可知拓扑优化算法可显着提高性能(高达50%)。我们的发现对新兴的纳米级和分子级电路特别感兴趣。

著录项

  • 作者

    Amarnath Avinash;

  • 作者单位
  • 年度 2011
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号