首页> 外文OA文献 >Développement et caractérisation des procédés de gravure plasma impliqués dans la réalisation de grille métallique de transistor pour les technologies FDSOI 14nm : contrôle dimensionnel et rugosité de bord
【2h】

Développement et caractérisation des procédés de gravure plasma impliqués dans la réalisation de grille métallique de transistor pour les technologies FDSOI 14nm : contrôle dimensionnel et rugosité de bord

机译:用于14nm FDSOI技术的金属晶体管栅极的实现涉及的等离子体蚀刻工艺的开发和表征:尺寸控制和边缘粗糙度

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In a transistor manufacturing process, patterning is one of the hardest stages to control. Along with downscaling, the specifications for a transistor manufacturing have tightened up to the nanometer scale. Extreme metrology and process control are required and Critical Dimension Uniformity (CDU) and Line Width Roughness (LWR) have become two of the most important parameters to control.So far, to meet the requirements of the latest CMOS technologies, post-lithography treatments such as plasma cure treatments have been introduced to increase photo-resist stability and to improve LWR prior to pattern transfer. However, conventional post-lithography treatments are no more efficient to address the specifications of14nm gate patterning where more complicated designs are involved.In this work, we have studied limitations of cure pretreatments in 2D gate integrations. In fact, the HBr plasma post-lithography treatment was identified as being responsible of a local pattern shifting that result in a loss of the device’s electrical performance. Preliminary results show that, cure step removal helps to control pattern shifting but to the detriment of the LWR. Indeed, if no cure treatment is introduced in the gate patterning process flow, photoresist patterns undergo severe stress during the subsequent Si-ARC plasma etching in fluorocarbon based plasmas. In this work, the mechanisms that drive such resist degradation in fluorocarbon plasmas have been studied and improved SiARC etch process condition shave been proposed. Besides, we evaluate how the state-of-art gate etch process can be improved, by investigating the impact of each plasma etching step involved in the high-K metal gate patterning on both LWR and gate shifting. The goal of this study is to determine if the TiN metal gate roughness can be modified by changing the gate etch process conditions. Our research reveals that addition of N2 flash steps prevents from gate profile degradation and sidewall roughening. In revenge, the TiN microstructure as well as the HKMG etch process has no impact on the gate final roughness. The hard mask patterning process remains the main contributor for gate roughening.
机译:在晶体管制造过程中,图案化是最难控制的阶段之一。随着尺寸的缩小,晶体管制造的规格已经严格到纳米级。需要极端的计量和过程控制,并且关键尺寸均匀性(CDU)和线宽粗糙度(LWR)已成为要控制的两个最重要参数。到目前为止,为了满足最新CMOS技术的要求,光刻后处理应运而生。因为已经引入等离子体固化处理以增加光致抗蚀剂的稳定性并改善图案转印之前的LWR。然而,传统的光刻后处理方法不能更有效地解决涉及更复杂设计的14nm栅极图形的规范。在这项工作中,我们研究了二维栅极集成中固化预处理的局限性。实际上,HBr等离子体后光刻处理被认为是造成局部图案偏移的原因,该偏移会导致器件的电性能下降。初步结果表明,去除固化步骤有助于控制图案转移,但不利于轻水堆。实际上,如果在栅极图案化工艺流程中未引入任何固化处理,则在随后的基于碳氟化合物的等离子体中进行的Si-ARC等离子体蚀刻过程中,光刻胶图案将承受严重的应力。在这项工作中,已经研究了驱动碳氟化合物等离子体中这种抗蚀剂降解的机理,并提出了改进的SiARC蚀刻工艺条件。此外,我们通过调查涉及高K金属栅极构图的每个等离子蚀刻步骤对LWR和栅极移位的影响,评估了如何改善现有的栅极蚀刻工艺。这项研究的目的是确定是否可以通过更改栅极蚀刻工艺条件来修改TiN金属栅极的粗糙度。我们的研究表明,增加N2闪蒸步骤可防止栅极轮廓退化和侧壁粗糙。为了报复,TiN微观结构以及HKMG蚀刻工艺对栅极最终粗糙度没有影响。硬掩模图案化工艺仍然是栅极粗糙化的主要因素。

著录项

  • 作者

    Ros Bengoetxea Onintza;

  • 作者单位
  • 年度 2016
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号