首页> 外文OA文献 >An improved differential pull-down network logic configuration for DPA resistant circuits
【2h】

An improved differential pull-down network logic configuration for DPA resistant circuits

机译:用于DPA抗性电路的改进的差分下拉网络逻辑配置

摘要

Side channel attacks (SCAs) exploit the fact that security IC physical implementation of a cryptographic algorithm can leak information of the secret key. One of the most important SCA is Differential Power Analysis (DPA), that uses the power consumption dependence with the data processed to reveal critical information. To protect security devices against this issue, differential logic styles with constant power dissipation have been widely used. However, the right use of such circuits for secure applications needs not only a fully symmetric structure, but also removing any memory effect that could leak information. We propose an improved memory-less fully symmetric Xor/Xnor pull-down logic configuration, to be used with any differential technique, for immediate application in crypto-graphic secure applications.
机译:边信道攻击(SCA)利用了以下事实:加密算法的安全IC物理实现可能泄漏秘密密钥的信息。最重要的SCA之一是差分功率分析(DPA),它使用功耗依赖性和处理的数据来揭示关键信息。为了保护安全设备免受此问题的影响,具有恒定功耗的差分逻辑样式已被广泛使用。但是,在安全应用中正确使用此类电路不仅需要完全对称的结构,而且还需要消除可能泄漏信息的任何存储效应。我们提出了一种改进的无存储器的完全对称Xor / Xnor下拉逻辑配置,可与任何差分技术一起使用,以立即应用于密码安全应用中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号