首页> 外文OA文献 >Optimizing Test Pattern Generation Using Top-Off ATPG Methodology for Stuck?AT, Transition and Small Delay Defect Faults
【2h】

Optimizing Test Pattern Generation Using Top-Off ATPG Methodology for Stuck?AT, Transition and Small Delay Defect Faults

机译:使用自上而下的ATPG方法优化测试模式生成,以解决卡顿,过渡和小延迟缺陷故障

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The ever increasing complexity and size of digital circuits complemented by Deep Sub Micron (DSM) technology trends today pose challenges to the efficient Design For Test (DFT) methodologies. Innovation is required not only in designing the digital circuits, but also in automatic test pattern generation (ATPG) to ensure that the pattern set screens all the targeted faults while still complying with the Automatic Test Equipment (ATE) memory constraints.DSM technology trends push the requirements of ATPG to not only include the conventional static defects but also to include test patterns for dynamic defects. The current industry practices consider test pattern generation for transition faults to screen dynamic defects. It has been observed that just screening for transition faults alone is not sufficient in light of the continuing DSM technology trends. Shrinking technology nodes have pushed DFT engineers to include Small Delay Defect (SDD) test patterns in the production flow. The current industry standard ATPG tools are evolving and SDD ATPG is not the most economical option in terms of both test generation CPU time and pattern volume. New techniques must be explored in order to ensure that a quality test pattern set can be generated which includes patterns for stuck-at, transition and SDD faults, all the while ensuring that the pattern volume remains economical.This thesis explores the use of a ?Top-Off? ATPG methodology to generate an optimal test pattern set which can effectively screen the required fault models while containing the pattern volume within a reasonable limit.
机译:如今,数字电路的复杂性和尺寸不断增加,并伴随着深亚微米(DSM)技术趋势的发展,对有效的测试设计(DFT)方法提出了挑战。不仅需要在数字电路设计方面进行创新,还需要在自动测试模式生成(ATPG)中进行创新,以确保模式集能够筛选出所有目标故障,同时仍然符合自动测试设备(ATE)的存储限制。 ATPG的要求不仅包括常规的静态缺陷,而且还包括动态缺陷的测试图案。当前的行业实践考虑将测试模式生成用于过渡故障以筛选动态缺陷。已经观察到,鉴于持续的DSM技术趋势,仅筛选过渡故障是不够的。不断缩小的技术节点迫使DFT工程师在生产流程中包括小延迟缺陷(SDD)测试模式。当前的行业标准ATPG工具正在发展,而就测试代CPU时间和模式量而言,SDD ATPG并不是最经济的选择。为了确保可以生成质量测试模式集,其中包括卡住,过渡和SDD故障的模式,同时还必须确保模式量保持经济性,必须探索新的技术。自上而下? ATPG方法可生成最佳测试模式集,该模式集可有效筛选所需的故障模型,同时将模式量控制在合理范围内。

著录项

  • 作者

    Gill Arjun;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号