首页> 外国专利> Method of generating an efficient stuck-at fault and transition delay fault truncated scan test pattern for an integrated circuit design

Method of generating an efficient stuck-at fault and transition delay fault truncated scan test pattern for an integrated circuit design

机译:用于集成电路设计的有效卡死故障和过渡延迟故障截断扫描测试图案的生成方法

摘要

A method of generating a truncated scan test pattern for an integrated circuit design includes steps of: (a) receiving as input an integrated circuit design; (b) estimating a number of transition delay fault test patterns and a corresponding number of top-off stuck-at fault patterns to achieve maximum stuck-at fault and transition delay fault coverage; (c) truncating the estimated number of transition delay fault patterns to generate a truncated set of transition delay fault patterns so that the truncated set of transition delay fault patterns and the corresponding number of top-off stuck-at fault patterns achieve maximum stuck-at fault and transition delay fault coverage within a selected scan memory limit; and (d) generating as output the truncated set of transition delay fault patterns and the corresponding number of top-off stuck-at fault patterns.
机译:一种为集成电路设计生成截断的扫描测试图案的方法,包括以下步骤:(a)接收集成电路设计作为输入; (b)估计许多过渡延迟故障测试模式和相应数量的自上而下的卡死故障模式,以实现最大的卡死故障和过渡延迟故障覆盖率; (c)截断估计的过渡延迟故障模式的数目,以生成一组截短的过渡延迟故障模式,以使截短的过渡延迟故障模式的组和相应的自上而下停留的故障模式的数量达到最大。在选定的扫描内存限制内的故障和过渡延迟故障覆盖范围; (d)产生一组截短的过渡延迟故障模式和相应数量的自上而下卡住的故障模式作为输出。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号