首页> 外文OA文献 >ILP Based Power-Aware Test Time Reduction Using On-Chip Clocking in NoC Based SoC
【2h】

ILP Based Power-Aware Test Time Reduction Using On-Chip Clocking in NoC Based SoC

机译:基于ILP的基于NOC基于SOC的片上时钟的电动感知测试时间减少

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Network-on-chip (NoC) based system-on-chips (SoC) has been a promising paradigm of core-based systems. It is difficult and challenging to test the individual Intellectual property IP cores of SoC with the constraints of test time and test power. By reusing the on-chip communication network of NoC for the testing of different cores in SoC, the test time and test cost can be reduced effectively. In this paper, we have proposed a power-aware test scheduling by reusing existing on-chip communication network. On-chip test clock frequencies are used for power efficient test scheduling. In this paper, an integer linear programming (ILP) model is proposed. This model assigns different frequencies to the NoC cores in such a way that it reduces the test time without crossing the power budget. Experimental results on the ITC’02 benchmark SoCs show that the proposed ILP method gives up to 50% reduction in test time compared to the existing method.
机译:基于网络的芯片(NOC)的芯片(SOC)一直是基于核心系统的有希望的范式。通过测试时间和测试功率的约束测试SOC的个性知识产权IP核心是困难和挑战性。通过重用NOC的片上通信网络进行SOC中的不同核心,可以有效地减少测试时间和测试成本。在本文中,我们通过重用现有的片上通信网络提出了一种动力感知测试调度。片上测试时钟频率用于功率有效的测试调度。在本文中,提出了一种整数线性编程(ILP)模型。此模型以这样的方式为NOC核对NOC核心分配不同的频率,使其在无需交叉电源预算的情况下降低了测试时间。 ITC'02基准SOC的实验结果表明,与现有方法相比,所提出的ILP方法可降低测试时间减少50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号