首页> 外文OA文献 >A novel technique towards eliminating the global clock in VLSI circuits
【2h】

A novel technique towards eliminating the global clock in VLSI circuits

机译:一种消除VLSI电路中全局时钟的新颖技术

摘要

As the feature size offered by VLSI technology shrinks, circuit performance as well as circuit complexity increases. This puts considerable pressure on the synchronous design methodology, mainly due to the difficulty of routing a low skew high frequency clock signal across a large die. On the other hand, the synchronous design methodology offers the benefits of a mature design flow and a comprehensive set of design tools. In this paper, we present an approach towards the elimination of the global clock signal in a synchronous design. We present a novel partitioning strategy and the design of a distributed asynchronous controller for this purpose. The transformed circuit can have performance comparable or possibly superior to the original synchronous circuit (provided clock could be distributed in the first place). The technique is demonstrated by a pilot design in a .18 micron TSMC process, and is a good candidate for a clock-less design methodology built around the principle of desynchronization.
机译:随着VLSI技术提供的功能尺寸缩小,电路性能以及电路复杂性都会增加。这主要是因为难以在大芯片上路由低偏斜的高频时钟信号,这给同步设计方法带来了巨大压力。另一方面,同步设计方法提供了成熟的设计流程和完善的设计工具集的优势。在本文中,我们提出了一种在同步设计中消除全局时钟信号的方法。为此,我们提出了一种新颖的分区策略和分布式异步控制器的设计。变换后的电路可以具有与原始同步电路相当或可能更好的性能(提供的时钟可以首先分配)。该技术已通过.18微米TSMC工艺的试点设计进行了演示,它是围绕去同步原理构建的无时钟设计方法的理想选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号